Israel KorenC.M. KrishnaChhablani, Mayank2024-04-262024-04-262016-022016-0210.7275/7965036https://hdl.handle.net/20.500.14394/33319With the advent of technology scaling lifetime reliability is an emerging threat in high-performance and deadline-critical systems. High on-chip thermal gradients accelerates localised thermal elevations (hotspots) which increases the aging rate of the semiconductor devices. As a result, reliable operation of the processors has become a challenging task. Therefore, cost effective schemes for estimating temperature and reliability are crucial. In this work we present a reliability estimation scheme that is based on a light-weight temperature estimation technique that monitors hardware events. Unlike previously pro- posed hardware counter-based approaches, our approach involves a linear-temporal-feedback estimator, taking into account the effects of thermal inertia. The proposed approach shows an average absolute error of We then present a counter-based technique to estimate the thermal accelerated aging factor (TAAF), which is an indicator of lifetime reliability. Results demonstrate that the estimation error is within [−3, +5].Reliability EstimationTemperature MonitoringPerformance CountersLocalized hotspotsTemperature EstimationComputer and Systems ArchitectureVLSI and Circuits, Embedded and Hardware SystemsPROCESSOR TEMPERATURE AND RELIABILITY ESTIMATION USING ACTIVITY COUNTERSthesisN/A